[Total No. of Printed Pages—3

| 1 | Seat<br>No. | [5668]-135 |
|---|-------------|------------|
| Į |             |            |

## S.E. (E&TC/Electronics) (First Semester) EXAMINATION, 2019 DIGITAL ELECTRONICS

(2015 **PATTERN**) Time: Two Hours Maximum Marks: 50 Answer Q. No. 1 or Q. No. 2, Q. No. 3 or Q. No. *N.B.* :-4, Q. No. 5 or Q. No. 6 and Q. No. 7 or Q. No. 8. Figures to the right indicate full marks. Neat diagram must be drawn wherever necessary. (iii)Use of non-programmable calculator is allowed. (iv)Assume suitable data, if necessary. (v)Draw and explain Master-Slave JK flip-flop. 1. (a) (*b*) Design Mod 8 synchronous counter using T flip-flop. Convert SR flip-flop to JK flip-flop. [6] 2. (*a*) Implement a full adder using 8: 1 multiplexer (*b*) [6] Design the sequence generator using JK flip-flop 3. (a) $0 \rightarrow 2 \rightarrow 4 \rightarrow 6 \rightarrow 0$ [6]

Explain working of 2 input TTL Nand gate with totem pole. (*b*)

P.T.O.

[6]

| 4.        | (a)          | Compare TTL and CMOS logic family.                                                                                       | [6]  |
|-----------|--------------|--------------------------------------------------------------------------------------------------------------------------|------|
|           | ( <i>b</i> ) | Draw circuit diagram of 3-bit SIPO shift register using D f                                                              | lip- |
|           |              | flop. Explain its working.                                                                                               | [6]  |
|           |              |                                                                                                                          |      |
| <b>5.</b> | ( <i>a</i> ) | A combinational circuit defined by $f_1 = m$ (0, 3, 4, 7) a                                                              | and  |
|           |              | $f_2 = m(1, 2, 5, 7)$ . Implement using PLA.                                                                             | [6]  |
|           | ( <i>b</i> ) | Compare SRAM and DRAM.                                                                                                   | [3]  |
|           | (c)          | Explain PAL with the help of neat a diagram.                                                                             | [4]  |
|           | 8            | Or O                                                                                                                     |      |
| 6.        | (a)          | Implement the following using PAL                                                                                        |      |
|           |              | $F(A, B, C, D) = \sum m(0, 1, 3, 15)$                                                                                    | [6]  |
|           | ( <i>b</i> ) | Draw and explain structural diagram of CPLD.                                                                             | [4]  |
|           | (c)          | Compare CPLD with FPGA.                                                                                                  | [3]  |
|           |              |                                                                                                                          | 3    |
| 7.        | (a)          | Write a program for subtraction of 8-bit binary number                                                                   | s.   |
|           |              |                                                                                                                          | [3]  |
|           | ( <i>b</i> ) | Explain any two addressing modes of 8051                                                                                 | [4]  |
|           | (c)          |                                                                                                                          | [6]  |
|           | (0)          | (i) CJNE                                                                                                                 | [0]  |
|           |              | (i) CHIE                                                                                                                 |      |
|           |              | (ii) SUBB A, R0                                                                                                          |      |
|           |              | (iii) JMP @ A + DPTR                                                                                                     |      |
|           |              | Explain the following instructions with examples:  (i) CJNE  (ii) SUBB A, R0  (iii) JMP @ A + DPTR  (iv) LCALL code addr |      |
| [5668     | 3]-135       | 2                                                                                                                        |      |

- Draw the pin diagram of 8051 microcontroller and explain its 8. (a)port structure. [6]
  - Explain the function of the following pins of 8051: (*b*) [3]
    - (*i*)
  - (c) List the features of 8051. And the state of t

[4]

[5668]-135

3 AND THE PROPERTY OF THE PARTY OF THE PARTY